# ECSE 425: Computer Organization and Architecture VHDL Refresher: Finite State Machines

Due January 17, 2020, 11:59 PM

#### Introduction

The goal of this deliverable is to build and test a finite-state machine to identify the commented characters in C code. Your finite-state machine will have the following ports:

 clk: in std\_logic; std\_logic is for defining pots in VHDL. It could be input (in) or output (out). You can also define your pots to get BIT, but that only allows 0 and 1 as input. On the other hand, std\_logic allows you to have 9 different input/output data types: https://electronics.stackexchange.com/questions/51848/when-to-use-std-logicover-bit-in-vhdl

clk is for desiging clocked (aka synchronous or sequential) logic in VHDL. This logic is only trigerred by a clock signal. Flip-flops (or registers) work this way.

- reset: in std\_logic; This is for initialization and setting to an initial value upon reset.
- input: in std logic vector (7 downto 0);
- output : out std\_logic

You will feed one ASCII character per clock cycle to your FSM and will get '0' if the input text is not part of a comment and '1' if it is.

## **Example**

In the following example, the characters where the output should be one is highlighted in green.

Note that the '\n' represent the new-line character (ASCII 10). The exit sequence for the comment ('\n' or "\*/") is considered a comment while the opening sequence ("//" or "/\*") is not. Thus, the output should be equal to 1 in the clock cycle after the second character of the opening sequence appears, and the output should be equal to 0 in the clock cycle after the second character of the exit sequence appears. For example:

001111111 1 0000

#### Where to start

Three files are provided to you for this assignment:

- fsm. vhd: You will implement your FSM in this file. Do not change the port map (entity).
- fsm tb.vhd: You will implement a complete testbench for your fsm in this file.
- fsm\_tb.tcl: You don't have to edit this file. It is a script to compile and run your testbench.

To compile, open ModelSim and change the directory (File, Change Directory) to the one containing those three files. In the Transcript section (ModelSim console), run the following command.

```
source fsm tb.tcl
```

You would need to change the default resolution to 100 ps using:

https://www.doulos.com/knowhow/fpga/clock\_circuit\_simulation/

If you don't have compilation errors, you should see the waves appear in the Wave section and your test results in the Transcript section.

## **Grading**

Two aspects of your deliverable will be evaluated: (a) the correctness of your implementation, as evaluated by our testbench, and (b) the completeness of your testbench, with respect to test coverage.

In this case of this deliverable, test coverage is determined by the fraction of finite state machine transitions that have been tested.

### **Hand In Procedure**

Hand in, via MyCourses, in a single ZIP file:

- fsm.vhd
- fsm tb.vhd